## Uvod v računalništvo

Aleksander Sadikov 2015/2016 Computer organization studies computers in terms of their major functional units.

Virtually every computer in use today is based on a single design, be it \$1M supercomputer, \$1k laptop, or \$100 smartphone.

The Von Neumann architecture (1946).



- 1. Four major subsystems: memory, input/output, the arithmetic/logic unit, and the control unit.
- 2. The stored program concept
- 3. The sequential execution of instructions

Memory & Cache

- 1. Divided into fixed-size units (cells); each cell has its own unique address.
- 2. We must always fetch or store a complete cell.
- 3. The time to fetch or store is the same for all the cells in memory.

Memory width (W) or cell size.



Address space and maximum memory size

Beware the distinction between the cell's **address** and the cell's **content**.

John Q. Sample
123 Any Street
Any City, US 12345

Memory access time.

Fetching & storing.

Memory Address Register (MAR) and Memory Data Register (MDR).

- 1. Load the address into the MAR.
- 2. Decode the address in the MAR.
- 3. Copy the contents of decoded location into the MDR.

- 1. Load the address into the MAR.
- 2. Load the value into the MDR.
- 3. Decode the address in the MAR.
- 4. Store the contents of the MDR into the decoded location.



The problem of scaling.



Only the cell at the intersection is active.



So who is faster, the processor or the memory?

(And what's the consequence?)



Memory speed lags behind CPU speed

Often, a faster processor just means that it will spend more time idle.

The principle of locality.

When a program fetches an instruction or a piece of data from memory, there is a high likelihood that:

- 1. The same instruction or piece of data will be accessed in the near future.
- 2. The instructions or data located near this piece of data will be accessed.

Cache is a refrigerator.

Direct Access Storage Device

seek time, latency, transfer time



Rotation speed: 7,200 rpm

Arm movement time: 0.02 ms

Number of tracks: 1,000

Number of sectors/track: 64

Number of bytes/sector: 1,024



Sequential Access Storage Device

## 

## 







Data path





It's a... calculator!





The power of the processor doesn't come from the sophistication of the instructions but rather from the processor's ability to execute each instruction very very fast (in nsecs).

#### RISC versus CISC

So how many instructions are needed?

#### RISC versus CISC

So how many instructions are needed?

- 1. Data Transfer
- 2. Arithmetic
- 3. Compare
- 4. Branch

Data transfer

# Arithmetic

Compare

Branch

fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute fetch, decode & execute, fetch, decode & execute, fetch, decode & execute

## Control unit



## Control unit



And how does the computer look like?



Although highly simplified, the structure in this diagram is quite similar to virtually every computer ever built!

And what does the computer do?

Fetch, decode & execute, fetch, decode & execute, fetch, ...

Fetch phase

Decode phase

Execution phase

Remember that law of Moore's?



How about synchronization?

Let's talk about speed some more...



If you cannot build something to work twice as fast, build it to do two things at once. The result will be identical.









# Take away lessons #P6

Memory is slow.

I/O is slooooow.

Speed of light is... well, also slow.

LEGO. LEGO. LEGO. (we now have all the HW building blocks)